DocumentCode :
2191283
Title :
Design and implementation of concurrent computing multi processor core architecture with multi UART
Author :
Sambamurthy, N. ; Kamaraju, M.
Author_Institution :
J.N.T.UNIVERSITY, Kakinada, INDIA
fYear :
2015
fDate :
24-25 Jan. 2015
Firstpage :
1
Lastpage :
5
Abstract :
Now a days the computer architecture development resources away from the uniprocessor technology to multiprocessor technology. The existed multiprocessor core architecture has faced a problem with thread interdependencies due to lack of internal synchronization of multi-processor. For this purpose the designed concurrent computing multiprocessor core architecture performs both parallel and distributed computations simultaneously. The interdependencies are eliminated by using parallel computations and shared data problems are annihilated by duplicated memories. The main advantage of designed architecture is integrated Multi Universal Asynchronous Receiver and Transmitter (MUART). The Multi Universal Asynchronous Receiver and Transmitter (MUART) to enable the data transmission and reception concurrently on the FPGA. It performs both transmission and reception of data by concurrent computational technique. The area, speed and power of designed architecture are analyzed using Xilinx platform.
Keywords :
Clocks; Computer architecture; Concurrent computing; Field programmable gate arrays; Performance evaluation; Process control; Synchronization; FPGA; MUART; Multiprocessor; UART; concurrent computation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Electronics, Signals, Communication and Optimization (EESCO), 2015 International Conference on
Conference_Location :
Visakhapatnam, India
Print_ISBN :
978-1-4799-7676-8
Type :
conf
DOI :
10.1109/EESCO.2015.7253689
Filename :
7253689
Link To Document :
بازگشت