DocumentCode :
2191466
Title :
Dependable testing of compactor MISR: an imperceptible problem?
Author :
Hlawiczka, Andrzej ; Kopec, Michal
Author_Institution :
Inst. of Electron., Tech. Univ. Silesia, Gliwice, Poland
fYear :
2002
fDate :
2002
Firstpage :
31
Lastpage :
36
Abstract :
Shows that current techniques that use BISTs for testing CUTs often make it impossible to distinguish which one is faulty: a CUT or a MISR. The paper shows a number of additional benefits following from making use of BIST to test chips, FPGA circuits etc., if the only effect were that the testing of an MISR would confirm credibly the correctness of the MISR. Furthermore, the paper proposes such modification of the MISR compactor structure that it makes possible to obtain reliable results of testing. Additionally, an effective technique of testing such compactor is presented and a minimal number of test clock cycles that is required for full testing its correctness is determined.
Keywords :
automatic testing; built-in self test; fault diagnosis; integrated circuit testing; logic testing; sequential circuits; wafer-scale integration; BIST; WSI; compactor MISR; correctness; digital circuits; faulty blocks; multi-input signature register; test clock cycles; Built-in self-test; Circuit faults; Circuit testing; Compaction; Feedback; Field programmable gate arrays; Insulation; Joining processes; Logic; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2002. Proceedings. The Seventh IEEE European
ISSN :
1530-1877
Print_ISBN :
0-7695-1715-3
Type :
conf
DOI :
10.1109/ETW.2002.1029636
Filename :
1029636
Link To Document :
بازگشت