Title :
Effective Instruction Fetch Stage Design for 16-Bit Instruction Set Architecture
Author :
Kim, Areum ; Seok Joong Hwang ; Kim, Eon Wook
Author_Institution :
Compiler & Microarchitecture Lab. Sch. of Electr. Eng., Korea Univ., Seoul
Abstract :
The 16-bit instruction set architecture has merits in terms of code size reduction and instruction cache efficiency. But we have taken the advantages at the cost of performance due to lack of an available expression space for a long immediate value, a three-address mode and so on. This paper presents a new instruction coalescing technique named as move folding to remove redundant move instructions caused by the limitation of the 16-bit instruction set.We prove effectiveness of the technique by implementing it on a commercial microprocessor. The proposed move folding technique improves speedup of 5% on average and up to 18% at the cost of 4.3% hardware complexity increment.
Keywords :
computer architecture; instruction sets; 16-bit instruction set architecture; commercial microprocessor; instruction coalescing technique; instruction fetch stage design; redundant move instructions; 16-bit instruction set architecture; Fetch stage design; instruction folding;
Conference_Titel :
Computer and Information Technology Workshops, 2008. CIT Workshops 2008. IEEE 8th International Conference on
Conference_Location :
Sydney, QLD
Print_ISBN :
978-0-7695-3242-4
Electronic_ISBN :
978-0-7695-3239-1
DOI :
10.1109/CIT.2008.Workshops.107