DocumentCode :
2192356
Title :
A Bypass Optimization Method for Network on Chip
Author :
Hu, Wei ; Wu, Binbin ; Xie, Bin ; Chen, Tianzhou ; Mia, Lianghua
Author_Institution :
Coll. of Comput. Sci., Zhejiang Univ., Hangzhou, China
fYear :
2010
fDate :
June 29 2010-July 1 2010
Firstpage :
1788
Lastpage :
1795
Abstract :
Network-on-Chip (NoC) is proposed to solve the communication bottleneck for multi-core SoC. Performance is one of the most critical feature of the NoC. Many different approaches have been introduced to improve the performance of NoC. However, most of them focus on the network part of NoC architecture and neglect other important parts of the system, especially the processor core part. This paper proposes a new architecture: a transmission bypass framework. It adds the bypass path behind the EX stage, an execution stage of the instruction pipeline, to transmit the intermediate results and save transmission time. Experimental results show that when cache misses occur, the performance of send and receive operations can be improved by 15%-38%. The performance of Splash-2 applications can be improved by 28% at most.
Keywords :
circuit optimisation; network-on-chip; reconfigurable architectures; NoC architecture; Splash-2; bypass optimization method; multicore SoC; network on chip; transmission bypass framework; Clocks; Computer architecture; Delay; Latches; Optimization; Pipelines; System-on-a-chip; bypass; network on chip; router;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology (CIT), 2010 IEEE 10th International Conference on
Conference_Location :
Bradford
Print_ISBN :
978-1-4244-7547-6
Type :
conf
DOI :
10.1109/CIT.2010.310
Filename :
5577980
Link To Document :
بازگشت