DocumentCode :
2192881
Title :
Area I/O flip-chip packaging to minimize interconnect length
Author :
Lomax, Ronald J. ; Brown, Richard B. ; Nanua, Mini ; Strong, Timothy D.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
fYear :
1997
fDate :
4-5 Feb 1997
Firstpage :
2
Lastpage :
7
Abstract :
This paper discusses an approach using area interconnect to achieve high performance for an experimental multichip microprocessor. The described method is being used in the PUMA project at the University of Michigan to design a processor that has a clock speed goal of 1 GHz. The approach relies on the coordinated placement of functional blocks on chips, and the resulting chips on the MCM. The use of area array pads to provide high bandwidth interconnections between the chips, and low inductance power connection to the MCM is also essential. Three stages of MCM development for the project are described
Keywords :
flip-chip devices; integrated circuit interconnections; integrated circuit packaging; microprocessor chips; multichip modules; 1 GHz; I/O flip-chip packaging; MCM; PUMA project; area array pad; interconnect; multichip microprocessor; power connection; Bandwidth; Bonding; Clocks; Delay; Gold; Inductance; Integrated circuit interconnections; Packaging; Power system interconnection; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multi-Chip Module Conference, 1997. MCMC '97., 1997 IEEE
Conference_Location :
Santa Cruz, CA
Print_ISBN :
0-8186-7789-9
Type :
conf
DOI :
10.1109/MCMC.1997.569337
Filename :
569337
Link To Document :
بازگشت