DocumentCode :
2193060
Title :
Evaluation of early failure screening methods [ASICs]
Author :
Barrette, T. ; Bhide, V. ; De, K. ; Stover, M. ; Sugasawara, E.
Author_Institution :
LSI Logic Corp., Milpitas, CA, USA
fYear :
1996
fDate :
24-25 Oct. 1996
Firstpage :
14
Lastpage :
17
Abstract :
Early failure rate screening techniques using automatic test equipment provide a cost effective alternative to manufacturing burn-in. In this investigation a gate array based test vehicle containing 140000 used gates was fabricated using early versions of a 0.5 micron 3.3 volt technology. Effectiveness of techniques was evaluated using one fabrication lot containing predominantly gate oxide defects and another one containing predominantly via and particle defects. The screen became more effective as the stress voltage was increased from 4.7 V to 5.0 V. The high voltage stress accelerated time dependent breakdown of weak gate oxide (TDDB). A screen employing voltage acceleration with IDDQ pattern followed by IDDQ test was more effective than the one using functional test vectors. The IDDQ test extended the fault coverage of a functional vector set. Stressing with the IDDQ vector set offered better control over the stress duration and uniformity. It also allowed a generic stress time specification which was independent of the size or function of an individual ASIC design.
Keywords :
application specific integrated circuits; automatic testing; electric breakdown; electric current measurement; failure analysis; integrated circuit manufacture; integrated circuit reliability; integrated circuit testing; leakage currents; production testing; 0.5 micron; 3.3 V; 4.7 to 5 V; ASIC testing; ATE based methods; IC manufacture; IDDQ test; automatic test equipment; early failure screening methods; fault coverage; functional vector set; gate array based test vehicle; gate oxide defects; high voltage stress; particle defects; stress voltage; time dependent dielectric breakdown; via defects; voltage acceleration; Acceleration; Automatic test equipment; Breakdown voltage; Costs; Fabrication; Life estimation; Manufacturing automation; Stress; Testing; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IDDQ Testing, 1996., IEEE International Workshop on
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-8186-7655-8
Type :
conf
DOI :
10.1109/IDDQ.1996.557801
Filename :
557801
Link To Document :
بازگشت