DocumentCode :
2193445
Title :
Design and implementation of dynamic partial reconfiguration using adaptive evolvable hardware
Author :
Geetamma, T. ; Seventline, J Beatrice
Author_Institution :
Dept. of ECE, GMR Institute of technology, Rajam, India
fYear :
2015
fDate :
24-25 Jan. 2015
Firstpage :
1
Lastpage :
4
Abstract :
Image filtering is a process in which noise is reduced from the tainted which is a vital task in image processing. In the recent years evolutionary design of image filters which provides hardware and adaptive implement able solutions has received a lot of attention. This work deals with the design of evolvable hardware (EHW), where it is a new field that brings mutually reconfigurable hardware, artificial intelligence, fault tolerance and autonomous systems. The evolvable hardware is special because of its adaptable architecture which changes according to the environment requirements. The EHW should include evolutionary techniques to attain the behavior of adaptableness. This architecture can evolve autonomously straight on the reconfigurable fabric of FPGAs, using Dynamic partial reconfiguration. This DPR gives very high flexibility to recognize the adaptive hardware algorithms.
Keywords :
Adaptive systems; Computer architecture; Evolutionary computation; Field programmable gate arrays; Hardware; Heuristic algorithms; Noise; Autonmous systems; Evolvable hardware; Reconfigurable hardware; adaptive architecture; mean and median filters; self adaptive systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Electronics, Signals, Communication and Optimization (EESCO), 2015 International Conference on
Conference_Location :
Visakhapatnam, India
Print_ISBN :
978-1-4799-7676-8
Type :
conf
DOI :
10.1109/EESCO.2015.7253770
Filename :
7253770
Link To Document :
بازگشت