Title :
IDDQ testability of flip-flop structures
Author :
Yamazaki, Hiroshi ; Miura, Yukiya
Author_Institution :
Dept. of Electron. & Inf. Eng., Tokyo Metropolitan Univ., Japan
Abstract :
We describe IDDQ testability for bridging faults in a variety of flip-flops. The flip-flop is a basic element of the sequential circuit and there are various structures even for the same type. In this paper, five kinds of master-slave D-type flip-flops are used as the circuit under test. Target faults are bridging faults. A flip-flop with a deliberately introduced bridging fault is simulated by the SPICE simulator. Simulation results show that faults in some flip-flops cannot be detected by IDDQ testing, and this problem depends on the flip-flop structure. Performances of fully IDDQ testable flip-flops are also examined.
Keywords :
SPICE; flip-flops; logic testing; sequential circuits; IDDQ testability; SPICE simulation; bridging faults; master-slave D-type flip-flop; sequential circuit; Circuit faults; Circuit simulation; Circuit testing; Electrical fault detection; Fault detection; Flip-flops; Master-slave; Performance evaluation; SPICE; Sequential circuits;
Conference_Titel :
IDDQ Testing, 1996., IEEE International Workshop on
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-8186-7655-8
DOI :
10.1109/IDDQ.1996.557806