DocumentCode :
2194560
Title :
Effects of architectural and technological advances on the HP/Convex Exemplar´s memory and communication performance
Author :
Abandah, Gheith A. ; Davidson, Edward S.
Author_Institution :
Adv. Comput. Archit. Lab., Michigan Univ., Ann Arbor, MI, USA
fYear :
1998
fDate :
27 Jun-1 Jul 1998
Firstpage :
318
Lastpage :
329
Abstract :
Advances in microarchitecture, packaging, and manufacturing processes enable designers to build new systems with higher performance and scalability. Using microbenchmark techniques, we contrast the memory and communication performance of two generations of the HP/Convex Exemplar scalable parallel processing system. The SPP1000 and SPP2000 have significant architectural and implementation differences, but maintain upward binary compatibility. The SPP2000 employs manufacturing and packaging advances to obtain shorter system interconnects with wider data paths and improved functionality thereby reducing the latency and increasing the bandwidth of remote communication. Although the memory latency is not significantly improved, newer out-of-order execution processors coupled with nonblocking caches achieve much higher memory bandwidth. The SPP2000 has a richer system interconnect topology that allows scalability to a larger number of processors. The SPP2000 also employs innovations in its coherence protocols to improve synchronization and communication performance. This paper characterizes the performance effects of these changes, and identifies some remaining inefficiencies, in the cache coherence protocol and the node configuration, that future systems should address
Keywords :
parallel architectures; performance evaluation; protocols; synchronisation; HP/Convex Exemplar´s memory; SPP1000; SPP2000; architectural advances; binary compatibility; coherence protocols; communication performance; latency; microarchitecture; microbenchmark techniques; node configuration; nonblocking caches; packaging; system interconnect topology; technological advances; Bandwidth; Delay; Manufacturing processes; Microarchitecture; Out of order; Packaging; Parallel processing; Process design; Protocols; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture, 1998. Proceedings. The 25th Annual International Symposium on
Conference_Location :
Barcelona
ISSN :
1063-6897
Print_ISBN :
0-8186-8491-7
Type :
conf
DOI :
10.1109/ISCA.1998.694791
Filename :
694791
Link To Document :
بازگشت