DocumentCode :
2194578
Title :
Smart Memories: a modular reconfigurable architecture
Author :
Mai, Ken ; Paaske, Tim ; Jayasena, Nuwan ; Ho, Ron ; Dally, William J. ; Horowitz, Mark
Author_Institution :
Comput. Syst. Lab., Stanford Univ., CA, USA
fYear :
2000
fDate :
14-14 June 2000
Firstpage :
161
Lastpage :
171
Abstract :
Trends in VLSI technology scaling demand that future computing devices be narrowly focused to achieve high performance and high efficiency, yet also target the high volumes and low costs of widely applicable general purpose designs. To address these conflicting requirements, we propose a modular reconfigurable architecture called Smart Memories, targeted at computing needs in the 0.1 /spl mu/m technology generation. A Smart Memories chip is made up of many processing tiles, each containing local memory, local interconnect, and a processor core. For efficient computation under a wide class of possible applications, the memories, the wires, and the computational model can all be altered to match the applications. To show the applicability of this design, two very different machines at opposite ends of the architectural spectrum, the Imagine stream processor and the Hydra speculative multiprocessor, are mapped onto the Smart Memories computing substrate. Simulations of the mappings show that the Smart Memories architecture can successfully map these architectures with only modest performance degradation.
Keywords :
digital simulation; multiprocessing systems; performance evaluation; reconfigurable architectures; Hydra speculative multiprocessor; Imagine stream processor; Smart Memories; VLSI technology scaling; conflicting requirements; modular reconfigurable architecture; performance degradation; simulations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture, 2000. Proceedings of the 27th International Symposium on
Conference_Location :
Vancouver, BC, Canada
ISSN :
1063-6897
Print_ISBN :
1-58113-232-8
Type :
conf
Filename :
854387
Link To Document :
بازگشت