DocumentCode :
2196778
Title :
Versatile single-chip digital TV encoder based on programmable hardware (CPLD)
Author :
Mondwurf, S.W.
Author_Institution :
Fac. of Electr. Eng., Wuppertal Univ., Germany
fYear :
2000
fDate :
13-15 June 2000
Firstpage :
22
Lastpage :
23
Abstract :
This paper discusses the synergy effects, which can be used to design a versatile multistandard digital television encoder with minimum hardware requirements. The paper shows the implementation possibilities of the signal-processing algorithms, which are used by modern broadband applications, in complex programmable logic devices (CPLDs). This is done by the example of a highly integrated digital TV encoder, which has been developed at the Chair of Communications Technology for measurement purposes. The low-chip-count solution is capable of encoding and modulating for satellite, cable and terrestrial transmission according to the European Digital Video Broadcasting Standards (DVB).
Keywords :
Cable television; Digital video broadcasting; Programmable logic arrays; Satellite communication; Television standards; Video coding; CPLD; Chair of Communications Technology; DVB; European Digital Video Broadcasting Standards; broadband applications; cable transmission; complex programmable logic devices; digital TV broadcasting; low-chip-count solution; measurement; modulation; multistandard digital television encoder; programmable hardware; satellite transmission; signal-processing algorithms; single-chip digital TV encoder; terrestrial transmission; Cable TV; Communications technology; Digital TV; Digital modulation; Digital video broadcasting; Encoding; Forward error correction; Hardware; Power cables; Satellite broadcasting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics, 2000. ICCE. 2000 Digest of Technical Papers. International Conference on
Conference_Location :
Los Angles, CA, USA
Print_ISBN :
0-7803-6301-9
Type :
conf
DOI :
10.1109/ICCE.2000.854479
Filename :
854479
Link To Document :
بازگشت