DocumentCode :
2197305
Title :
Low power area efficient dynamic quad PCM Codec with filter for communication applications
Author :
Vasudeva Reddy, T. ; Srinivasa Rao, S. ; Sridevi, P.V.
Author_Institution :
ECE Dept, Bvrit, narsapur, medak, India
fYear :
2015
fDate :
24-25 Jan. 2015
Firstpage :
1
Lastpage :
5
Abstract :
PCM Codec is a versatile device containing of both transmitter and receiver. Transmitter section consists of low pass filters, sampler, quantizer, encoder and the receiver consists of inverse quantizer, decoder, and low pass filters. 4th order filters are used for avoiding the noise in the signal. In this paper, 4 channels are used, only one channel is working at a time, during this period remaining 3 channels are in the off mode for avoiding the dynamic power dissipation. For implementing PCM Codec with filters we used Active HDL 5.1 for simulation and XILINX 8.1 for synthesis and the design is targeted to FPGA board. Finally we attained 85% of utilization on FPGA area. Each channel takes 16 bit input at the transmitter side, but at the receiver side only 14 bits are received accurately, remaining two bits received wrongly. So the accuracy is 87.5%. This problem is caused by the process of sampling and we solved it by decreasing the step size (Δ).
Keywords :
Band-pass filters; Clocks; Codecs; Encoding; Finite impulse response filters; Noise; Phase change materials; Codec; FPGA; PCM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Electronics, Signals, Communication and Optimization (EESCO), 2015 International Conference on
Conference_Location :
Visakhapatnam, India
Print_ISBN :
978-1-4799-7676-8
Type :
conf
DOI :
10.1109/EESCO.2015.7253925
Filename :
7253925
Link To Document :
بازگشت