DocumentCode :
2197888
Title :
Effect of IR-Drop on Path Delay Testing Using Statistical Analysis
Author :
Liu, Chunsheng ; Wu, Yang ; Huang, Yu
Author_Institution :
Nebraska-Lincoln Univ., Omaha
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
245
Lastpage :
250
Abstract :
IR-drop has become a major source of delay defects in deep sub-micron VLSI designs. In this work, we analyze the effect of IR-drop in path-delay test and how to obtain more accurate delay information of critical paths. For possible regions with IR-drop, we perform timing analysis on these nodes such that a certain amount of voltage drop can be associated with extra delays on victim nodes. Power analysis is conducted to determine the occurrence probability of a certain voltage drop. These probability values are used to weigh the extra delays caused by IR-drop of all victim nodes, which are then accumulated along each path. Experimental results show that such a process can effectively take the small delays caused by IR-drop into consideration and can have a significant impact on the identification and analysis of critical paths.
Keywords :
electric potential; power grids; statistical analysis; IR-drop effect; delay defects; occurrence probability; path delay testing; power analysis; power grid voltage drop; statistical analysis; submicron VLSI designs; timing analysis; voltage drop; Automatic test pattern generation; Delay effects; Delay estimation; Electronic equipment testing; Information analysis; Probability; Statistical analysis; Timing; USA Councils; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.89
Filename :
4388020
Link To Document :
بازگشت