DocumentCode :
2198120
Title :
CREA: A Checkpoint Based Reliable Micro-architecture for Superscalar Processors
Author :
Zhang, Shijian ; Hu, Weiwu
Author_Institution :
Chinese Acad. of Sci., Beijing
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
313
Lastpage :
318
Abstract :
Conventional temporal redundant techniques to detect transient faults have resulted in considerable performance loss. One major reason for this problem is the reclamation of some critical resources, such as the instruction window and physical registers, is delayed, which degrades instruction-level parallelism. This paper proposes a novel fault-tolerant micro-architecture based on checkpoint mechanism. All occupied resources are reclaimed during the retirement stage in the first execution. Therefore, the performance overhead is mitigated evidently. Our scheme requires only small hardware cost and provides short fault detection latency.
Keywords :
checkpointing; fault tolerance; microprocessor chips; checkpoint based reliable microarchitecture; instruction-level parallelism; performance overhead; superscalar processors; transient fault detection; Buffer storage; Costs; Delay; Fault detection; Hardware; Pipelines; Redundancy; Registers; Retirement; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.19
Filename :
4388031
Link To Document :
بازگشت