DocumentCode
2198154
Title
Low cost test of MCMs using testable die carriers
Author
Sasidhar, K. ; Chatterjee, A. ; Swaminathan, M.
Author_Institution
Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
fYear
1997
fDate
4-5 Feb 1997
Firstpage
138
Lastpage
143
Abstract
This paper addresses the issue of low cost testing of Multi Chip Modules (MCMs). The test cost of MCMs can be as much as 40 percent of the total cost of MCMs. Towards reducing the related assembly and test costs, we propose to use Testable Die Carriers (TDCs) to provide a unique solution for adding testability features to MCMs. Each TDC is a silicon logic device, containing embedded circuitry, which supports a single bare die. This eliminates the need for building expensive MCM testers as well as allows the use of a structured test methodology. The carrier contains Built In Self Test (BIST) and Boundary Scan (BS) architectures to test the die. Test algorithms are incorporated in the die carrier for enabling efficient interconnect and functional test of the die and the MCM
Keywords
boundary scan testing; built-in self test; design for testability; integrated circuit testing; microassembling; multichip modules; BIST architecture; MCM test; Si logic device; boundary scan architecture; embedded circuitry; low cost testing; structured test methodology; testability features; testable die carriers; Assembly; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Electronic equipment testing; Fault diagnosis; Integrated circuit interconnections; Packaging;
fLanguage
English
Publisher
ieee
Conference_Titel
Multi-Chip Module Conference, 1997. MCMC '97., 1997 IEEE
Conference_Location
Santa Cruz, CA
Print_ISBN
0-8186-7789-9
Type
conf
DOI
10.1109/MCMC.1997.569359
Filename
569359
Link To Document