DocumentCode :
2198495
Title :
Low-Capture-Power Test Generation by Specifying A Minimum Set of Controlling Inputs
Author :
Lai, Nan-Cheng ; Wang, Sying-Jyan
Author_Institution :
Nat. Chung-Hsing Univ., Taichung
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
413
Lastpage :
418
Abstract :
We propose a low capture power test generation method to address the capture power issue in scan-based designs. The proposed approach tries to find a minimum set of input values to determine the output values and thus leave as many X-bits in the input side as possible. These X-bits can be assigned to values that minimize capture power. In the proposed method, the global information of circuit structure is considered to reduce the appearance of unnecessary inconsistent assignments in X-filling procedure. As a result, the algorithm runs similar to previous methods in worst case. Experimental results show that the proposed method provides a better result than previous method and the approach can be adopted with any other advanced test pattern generator.
Keywords :
automatic test pattern generation; design for testability; integrated circuit testing; X-filling procedure; advanced test pattern generator; circuit structure; low-capture-power test generation; scan-based designs; Built-in self-test; Circuit testing; Computer science; Design for testability; Energy consumption; Flip-flops; Nondestructive testing; Power generation; Scheduling algorithm; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.32
Filename :
4388047
Link To Document :
بازگشت