Title :
Scan Power Reduction Through Scan Architecture Modification And Test Vector Reordering
Author :
Giri, Chandan ; Choudhary, Pradeep Kumar ; Chattopadhyay, Santanu
Author_Institution :
IIT Kharagpur, Kharagpur
Abstract :
Due to higher switching activity within scan chain for scanning in/out of the stimuli/response pair, during testing average and peak power dissipation is much higher than the normal mode operation of a circuit. In our paper we propose a method of reducing dynamic power consumption in scan chain by introducing XOR gate at selected places in the traditional scan chain, there by converting the D flip-flops into T flip-flops temporarily during scan. This approach involves reordering of test vectors but not reordering of the scan cells. Our proposed method is verified with ISCAS89 benchmark circuits, which shows that upto 34% reduction in switching activity within modified scan architecture is possible.
Keywords :
flip-flops; logic design; logic testing; low-power electronics; system-on-chip; D flip-flops; ISCAS89 benchmark circuits; T flip-flops; XOR gate; parallel testing; power dissipation; scan architecture modification; scan power consumption reduction; switching activity; system-on-chip design technology; test vector reordering; Added delay; Benchmark testing; Circuit testing; Electronic mail; Energy consumption; Flip-flops; Integrated circuit interconnections; Logic testing; Power dissipation; Switching circuits;
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
Print_ISBN :
978-0-7695-2890-8
DOI :
10.1109/ATS.2007.23