DocumentCode :
2198919
Title :
Using FPGA configuration memory to accelerate yield learning for advanced process
Author :
Fan, Jintao ; Li, Xiao-Yu ; Hartanto, Ismed
Author_Institution :
Xilinx Inc., San Jose
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
511
Lastpage :
516
Abstract :
The configuration memory is irregularly placed in a FPGA (Field Programmable Gate Array) chip and physically attached to the programmable logic circuits. This type of memory is more powerful than standard SRAM to monitor random or systematic process defects because the configuration memory test catches defects in both the memory cell and logic circuits. This paper will demonstrate a methodology of using this capability to accelerate yield learning for advanced process.
Keywords :
field programmable gate arrays; integrated memory circuits; logic testing; programmable circuits; FPGA configuration memory; field programmable gate array; logic testing; memory cell; programmable logic circuits; Acceleration; Circuit testing; Condition monitoring; Drives; Failure analysis; Field programmable gate arrays; Logic circuits; Logic testing; Programmable logic arrays; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.24
Filename :
4388066
Link To Document :
بازگشت