DocumentCode :
2200086
Title :
A path analysis based partitioning for time constrained embedded systems
Author :
Bianco, Luc ; Auguin, Michel ; Gogniat, Guy ; Pegatoquet, Alain
Author_Institution :
CNRS, Nice, France
fYear :
1998
fDate :
15-18 Mar 1998
Firstpage :
85
Lastpage :
89
Abstract :
The HW/SW partitioning problem addressed in this paper is one of the key steps in the co-design flow of heterogeneous embedded systems. Generally the aim is to provide solutions that respect timing constraints and minimize an objective function such as the total area and/or the power consumption. Minimizing the hardware area conflicts with reducing execution time. Therefore, we introduce an heuristic for synthesizing heterogeneous systems that uses a global metric to guide the mapping of tasks according to the reusability of components and the time margin induced by timing constraints
Keywords :
high level synthesis; logic partitioning; real-time systems; software engineering; HW/SW partitioning; co-design flow; heterogeneous embedded systems; mapping; partitioning; path analysis; time constrained embedded systems; time margin; timing constraints; Application software; Application specific integrated circuits; Embedded system; Energy consumption; Hardware; Real time systems; Signal processing algorithms; Silicon; Time factors; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign, 1998. (CODES/CASHE '98) Proceedings of the Sixth International Workshop on
Conference_Location :
Seattle, WA
ISSN :
1092-6100
Print_ISBN :
0-8186-8442-9
Type :
conf
DOI :
10.1109/HSC.1998.666242
Filename :
666242
Link To Document :
بازگشت