Title :
Fast and compact error correcting scheme for reliable multilevel flash memories
Author :
Rossi, D. ; Metra, C. ; Riccò, B.
Author_Institution :
Dipt. di Elettronica, Inf. e Sistemistica, Bologna Univ., Italy
Abstract :
This paper presents a method to reduce area and timing overhead due to the implementation of standard single symbol correcting codes to provide multilevel (ML) flash memories with error correction ability. In particular the proposed method is based on the manipulation of the parity check matrix which defines a code, which allows us to minimize the matrix weight and the maximum row weight. Furthermore, we show that a minimal increase in the redundancy, with respect to the standard case, allows a further considerable reduction of the impact on the memory access time, as well as on the area overhead due to the error correction circuitry.
Keywords :
error correction codes; error statistics; fault tolerant computing; flash memories; integrated circuit reliability; integrated memory circuits; redundancy; timing; area overhead reduction; compact error correcting scheme; error correction ability; error correction circuitry; error probability; fast error correcting scheme; memory access time; multilevel flash memory reliability; parity check matrix; redundancy; reliable flash memories; single symbol ECC; single symbol correcting codes; timing overhead reduction; Code standards; Degradation; Error correction; Error correction codes; Flash memory; Nonvolatile memory; Parity check codes; Random access memory; Redundancy; Timing;
Conference_Titel :
On-Line Testing Workshop, 2002. Proceedings of the Eighth IEEE International
Print_ISBN :
0-7695-1641-6
DOI :
10.1109/OLT.2002.1030222