DocumentCode :
2206523
Title :
The impact of changes in the backend deposition technologies on wafer cleaning for sub 130 nm devices
Author :
Biberger, M.
Author_Institution :
Supercritical Syst. Inc, Fremont, CA, USA
Volume :
1
fYear :
2001
fDate :
2001
Firstpage :
442
Abstract :
In the present paper an overview is given over the impact that the changing backend deposition technologies have on stripping / cleaning and the photoresist development area. Three areas will be discussed with great detail: (a) Dielectric deposition, (b) metallization, and (c) lithography. As device nodes keep shrinking and, concurrently, the speed of semiconductor devices increases, new dielectric and conductor materials were needed, and have been introduced. This had, and will have, a tremendous impact on the way wafers are being stripped and cleaned. Conventional technologies, such ashing and wet clean, might no longer be applicable for certain applications. At the same time, in the lithography area, pattern collapse, in particular at around the 100 nm technology node, will become a big issue. In the present paper all of the above issues are addressed and potential solutions are offered
Keywords :
metallisation; nanotechnology; photoresists; reviews; surface cleaning; 100 nm; 130 nm; ashing; backend deposition technologies; device nodes; dielectric deposition; lithography; metallization; overview; pattern collapse; photoresist development; stripping; wafer cleaning; wet clean; Cleaning; Conducting materials; Dielectric devices; Dielectric materials; Lithography; Metallization; Paper technology; Resists; Semiconductor devices; Semiconductor materials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2001. Proceedings. 6th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6520-8
Type :
conf
DOI :
10.1109/ICSICT.2001.981513
Filename :
981513
Link To Document :
بازگشت