Title :
A real time clustering CMOS neural engine
Author :
Serrano-Gotarredona, T. ; Linates-Barranco, B. ; Huertas, J.L.
Author_Institution :
Centro Nacional de Microelectron., Spain
Abstract :
Summary form only given, as follows. We describe an analog VLSI implementation of the ART1 algorithm (Carpenter, 1987). A prototype chip has been fabricated in a standard low cost 1.5 μm double-mental single-poly CMOS process. It has a die area of 1 cm2 and is mounted in a 120 pin PGA package. The chip realizes a modified version of the original ART1 architecture. Such modification has been shown to preserve all computational properties of the original algorithm (Serrano, 1994), while being more appropriate for VLSI realizations. The chip implements on ART1 network with 100 F1 nodes and 18 F2 nodes. It can, therefore, cluster 100 binary pixels input patterns into up to 18 different categories. Modular expansibility of the system is possible by assembling an N×M array of chips without any extra interfacing circuitry, resulting in an F1 layer with 100×N nodes, and an F2 layer with 18×M nodes. Pattern classification is performed in less than 1.8 μs, which means an equivalent computing power of 2.2×109 connections and connection-updates per second. Although internally the chip is analog in nature, it interfaces to the outside world through digital signals, thus having a true asynchronous digital behavior. Experimental chip test results are available, which have been obtained through test equipment for digital chips
Keywords :
ART neural nets; CMOS analogue integrated circuits; VLSI; analogue processing circuits; neural chips; pattern classification; pattern recognition equipment; real-time systems; 1.5 micron; 1.8 mus; ART1 algorithm; ART1 architecture; PGA package; analog VLSI implementation; double-mental single-poly CMOS process; pattern classification; real time clustering CMOS neural engine; Assembly systems; CMOS process; Circuits; Clustering algorithms; Computer architecture; Costs; Electronics packaging; Engines; Prototypes; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1995., Proceedings., Proceedings of the 38th Midwest Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
0-7803-2972-4
DOI :
10.1109/MWSCAS.1995.510254