DocumentCode :
2208153
Title :
Non-destructive prognosis method of oxide degradation: a rapid monitoring of oxide energy band changes caused by semiconductor processing
Author :
Aum, Paul K. ; Dao, Thuy B.
Author_Institution :
Spider Syst. Inc., Austin, TX, USA
fYear :
1998
fDate :
4-5 Jun 1998
Firstpage :
191
Lastpage :
196
Abstract :
A new CMOS transistor and capacitor test structure (Spider´s SPIDER), which closely simulates actual IC interconnections, shows that the conductor lines (antennas) connected to the source, drain, and substrate affect the MOS gate damage magnitude significantly. This suggests that to have effective control over plasma charge damage in advanced semiconductor manufacturing, the antenna must be connected to the MOS transistor gate, and the interactions of the antennas connected to the source, drain, and substrate with the gate antenna must be considered. Depending on the relative direction, distance, and size of the antennas connected to the gate, source, drain, and substrate, the magnitude of the charge damage effects can be enhanced or exacerbated. Furthermore, to predict and automatically warn about the potential charge damage in the IC layout design phase, a new charge antenna DRC (design rule check) software has been developed to perform systematic layout checking for the interactions of the ULSI interconnection lines, which become antennas connected to all four terminals of MOS transistors
Keywords :
CMOS integrated circuits; ULSI; circuit CAD; integrated circuit interconnections; integrated circuit layout; integrated circuit metallisation; integrated circuit testing; integrated circuit yield; monitoring; plasma materials processing; surface charging; surface treatment; CMOS SPIDER transistor/capacitor test structure; IC antenna test structures; IC interconnections; IC layout design phase; MOS gate damage; MOS transistor gate antenna; MOS transistor terminals; MOS transistors; Si; SiO2-Si; ULSI interconnection lines; antenna distance; antenna interactions; antenna size; charge antenna design rule check software; charge damage; charge damage effects; conductor lines; drain antenna; gate antenna; gate source; nondestructive oxide degradation prognosis method; plasma charge damage; rapid oxide energy band change monitoring; relative antenna direction; semiconductor manufacturing; semiconductor processing; source antenna; substrate antenna; systematic layout checking; CMOS integrated circuits; Conductors; Degradation; Integrated circuit modeling; Integrated circuit testing; MOS capacitors; MOSFETs; Plasma materials processing; Substrates; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Plasma Process-Induced Damage, 1998 3rd International Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
0-9651577-2-5
Type :
conf
DOI :
10.1109/PPID.1998.725607
Filename :
725607
Link To Document :
بازگشت