DocumentCode :
2208324
Title :
Optimized software synthesis for synchronous dataflow
Author :
Bhattacharyya, Shuvra S. ; Murthy, Praveen K. ; Lee, Edward A.
Author_Institution :
Hitachi America Ltd., Brisbane, CA, USA
fYear :
1997
fDate :
14-16 Jul 1997
Firstpage :
250
Lastpage :
262
Abstract :
This paper reviews a set of techniques for compiling dataflow-based, graphical programs for digital signal processing (DSP) applications into efficient implementations on programmable digital signal processors. This is a critical problem because programmable digital signal processors have very limited amounts of on-chip memory and the speed power, and financial cost penalties for using off-chip memory are often prohibitively high for the types of applications, typically embedded systems, in which these processors are used. The compilation techniques described in this paper are developed for the synchronous dataflow model of computation, a model that has found widespread use for specifying and prototyping DSP systems
Keywords :
data flow computing; digital signal processing chips; real-time systems; software prototyping; digital signal processing; graphical programs; off-chip memory; optimized software synthesis; programmable digital signal processors; synchronous dataflow; Application software; Computational modeling; Costs; Digital signal processing; Digital signal processors; Embedded system; Power system modeling; Prototypes; Signal synthesis; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 1997. Proceedings., IEEE International Conference on
Conference_Location :
Zurich
ISSN :
2160-0511
Print_ISBN :
0-8186-7959-X
Type :
conf
DOI :
10.1109/ASAP.1997.606831
Filename :
606831
Link To Document :
بازگشت