Title :
Tunable Delay Element for Low Power VLSI Circuit Design
Author :
Yang, Jung-Lin ; Chao, Chih-Wei ; Lin, Sung-Min
Author_Institution :
Inst. of Electron. Eng., Southern Taiwan Univ. of Technol., Tainan
Abstract :
We proposed a low-power tunable delay element with several nice features. Initially, we develop this matched delay element for implementing self-timed datapath components. Surprisingly, we found this design is also suitable for many high performance applications with low power requirement after examining its circuit characteristics in more detail. Tunable and asymmetric characteristics are the two major concerns of this delay line circuit. Besides, the circuit itself also demonstrates valuable characteristics such as well adjustment to the operating temperature disparity on the delay and the technology variation-tolerant nature. In order to keep the low power intuition of utilizing asynchronous circuits, we spend a huge effort to cut down the overall power consumption. The proposed tunable delay element consumes less average power than a 4-stage minimum size inverter chain. A 4 ns and 8 ns delay implemented by our design needs only 26 muw and 30 muw respectively for the TSMC 0.35 mum technology. To the best of our knowledge, this is the lowest power consumption of the programmable delay element of the same kind so far
Keywords :
VLSI; low-power electronics; TSMC technology; low power VLSI circuit design; self-timed datapath components; tunable delay element; Capacitors; Circuit synthesis; Delay effects; Energy consumption; Inverters; MOS devices; Size control; Tunable circuits and devices; Very large scale integration; Voltage control;
Conference_Titel :
TENCON 2006. 2006 IEEE Region 10 Conference
Conference_Location :
Hong Kong
Print_ISBN :
1-4244-0548-3
Electronic_ISBN :
1-4244-0549-1
DOI :
10.1109/TENCON.2006.344092