DocumentCode :
2209184
Title :
A comparison of pipelined parallel and iterative CORDIC design on FPGA
Author :
Bhakthavatchalu, Ramesh ; Sinith, M.S. ; Nair, P. ; Jismi, K.
Author_Institution :
Dept. of ECE, Amrita Vishwa Vidyapeetham, Kollam, India
fYear :
2010
fDate :
July 29 2010-Aug. 1 2010
Firstpage :
239
Lastpage :
243
Abstract :
Many hardware efficient algorithms exists for hardware signal processing architecture. Among these algorithm is a set of shift-add algorithms collectively known as CORDIC (Coordinate Rotation for Digital Computers) for computing a wide range of functions including certain trigonometric, hyperbolic, linear and logarithmic functions. The paper compares the different CORDIC architectures with respect to their area, speed, and data throughput performance especially in three different major styles iterative, parallel and pipelined structures. All three designs were designed in VHDL, simulated using Modelsim simulator and Implemented using Xilinx FPGA synthesis and Synopsis ASIC synthesis tools.
Keywords :
digital arithmetic; field programmable gate arrays; hardware description languages; signal processing; FPGA; Modelsim simulator; Synopsis ASIC synthesis tool; VHDL; coordinate rotation for digital computer; hardware signal processing architecture; iterative CORDIC design; pipelined parallel CORDIC; shift-add algorithm; Algorithm design and analysis; Clocks; Computer architecture; Field programmable gate arrays; Hardware; Mathematical model; Signal processing algorithms; Iterative CORDIC; Parallel CORDIC; Pipelined CORDIC; Vector rotation; Vector translation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial and Information Systems (ICIIS), 2010 International Conference on
Conference_Location :
Mangalore
Print_ISBN :
978-1-4244-6651-1
Type :
conf
DOI :
10.1109/ICIINFS.2010.5578702
Filename :
5578702
Link To Document :
بازگشت