DocumentCode :
2209253
Title :
Implementation of re-configurable Open Core Protocol compliant memory system using VHDL
Author :
Bhakthavatchalu, Ramesh ; Deepthy, G.R. ; Shanooja, S.
Author_Institution :
Dept. of ECE, Amrita Vishwa Vidyapeetham, Kollam, India
fYear :
2010
fDate :
July 29 2010-Aug. 1 2010
Firstpage :
213
Lastpage :
218
Abstract :
The design of a large scale System on Chip (SoC) is becoming challenging not only due to the complexity but also due to the use of a large amount of Intellectual Properties (IP). An interface standard for IP cores is becoming important for a successful SoC design. In a SoC the different IP cores are interfaced through different protocols. It increases the complexity of the design. Open Core Protocol (OCP) is an openly licensed core centric protocol intended to meet contemporary system level integration challenges. OCP promotes IP core reusability and reduces design time, design risk and manufacturing costs for SoC designs. OCP defines a highly configurable interface including data flow, control, verification and test signals required to describe an IP core´s communication. This paper focuses on the design and implementation of a reconfigurable OCP compliant master slave interface for a memory system with burst support. An OCP compliant memory system was designed and shown that the use of OCP wrapper reduces the power and increases the speed of the system. The proposed design was implemented in VHDL and the Synthesis is done using Xilinx ISE 10.1.Experimental results are included.
Keywords :
hardware description languages; industrial property; memory protocols; storage management chips; system-on-chip; IP core reusability; VHDL; compliant memory system; intellectual properties; large scale system on chip; master slave interface; openly licensed core centric protocol; re-configurable open core protocol; Frequency control; Hardware; IP networks; Protocols; Random access memory; System-on-a-chip; Timing; Burst Transfer; Interface; Master; Memory; Memory Controller; OCP compliant; Power Analysis; Slave; Wrapper;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial and Information Systems (ICIIS), 2010 International Conference on
Conference_Location :
Mangalore
Print_ISBN :
978-1-4244-6651-1
Type :
conf
DOI :
10.1109/ICIINFS.2010.5578705
Filename :
5578705
Link To Document :
بازگشت