Title :
Design and FPGA Implementation of a 2nd Order Adaptive Delta Sigma Modulator with One Bit Quantization
Author :
Athar, Shahrukh ; Siddiqi, Muhammad Ali ; Masud, Shahid
Author_Institution :
Dept. of Electr. Eng., Lahore Univ. of Manage. Sci., Lahore, Pakistan
fDate :
Aug. 31 2010-Sept. 2 2010
Abstract :
This paper presents the design and FPGA implementation of a 2nd order all-digital Adaptive Delta Sigma (ΔΣ) modulator with one bit quantization. It has a modulator stage and an adaptation stage. The adaptation stage produces a feedback signal that tracks the input signal and is subtracted from it. This difference signal is in a controlled and reduced range. It is given to the input of the modulator stage which has a 2nd order ΔΣ modulator. This results in a reduction of quantization noise and an increase in the overall Signal to Quantization Noise Ratio (SQNR) of the modulator. The design was implemented on a Xilinx Spartan family FPGA using the Xilinx System Generator for DSP tool. The Hardware Co-Simulation mode of the System Generator was used which enables Simulink to run the FPGA directly, thus facilitating extensive testing. The spectral and SQNR analysis of the FPGA output was performed in MATLAB. The 2nd order adaptive ΔΣ modulator presented here, exhibits an average SQNR improvement of 24.66 dB, 22.11 dB, 16.59 dB and 8.24 dB over the 2nd order non-adaptive ΔΣ modulator at Over Sampling Ratios (OSRs) of 512, 256, 128 and 64 respectively in an input power range of -80 to 20 dB. It also exhibits an increased dynamic range of approximately 24 dB over the 2nd order non-adaptive ΔΣ modulator.
Keywords :
delta-sigma modulation; field programmable gate arrays; spectral analysis; 2nd order adaptive delta sigma modulator; DSP tool; MATLAB; Simulink; Xilinx Spartan family FPGA; Xilinx system generator; feedback signal; hardware cosimulation mode; one bit quantization; over sampling ratios; quantization noise reduction; signal to quantization noise ratio; spectral analysis; 2nd Order; Adaptive Delta Sigma Modulator; FPGA Implementation; Hardware Co-Simulation; SQNR;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
Conference_Location :
Milano
Print_ISBN :
978-1-4244-7842-2
DOI :
10.1109/FPL.2010.82