DocumentCode :
2214868
Title :
FPGA Implementations of the Round Two SHA-3 Candidates
Author :
Baldwin, Brian ; Byrne, Alan ; Liang Lu ; Hamilton, Mark ; Hanley, Neil ; O´Neill, Maire ; Marnane, William P.
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. Coll. Cork, Cork, Ireland
fYear :
2010
fDate :
Aug. 31 2010-Sept. 2 2010
Firstpage :
400
Lastpage :
407
Abstract :
The second round of the NIST-run public competition is underway to find a new hash algorithm(s) for inclusion in the NIST Secure Hash Standard (SHA-3). This paper presents the full implementations of all of the second round candidates in hardware with all of their variants. In order to determine their computational efficiency, an important aspect in NIST´s round two evaluation criteria, this paper gives an area/speed comparison of each design both with and without a hardware interface, thereby giving an overall impression of their performance in resource constrained and resource abundant environments. The implementation results are provided for a Virtex-5 FPGA device. The efficiency of the architectures for the hash functions are compared in terms of throughput per unit area. To the best of the authors´ knowledge, this is the first work to date to present hardware designs which test for all message digest sizes (224, 256, 384, 512), and also the only work to include the padding as part of the hardware for the SHA-3 hash functions.
Keywords :
cryptography; field programmable gate arrays; FPGA implementation; NIST secure hash standard; Virtex-5 FPGA device; computational efficiency; hardware design; hardware interface; hash algorithm; hash function; resource abundant environment; resource constrained; round two SHA-3 candidate; FPGA; HASH; SHA-3;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
Conference_Location :
Milano
ISSN :
1946-1488
Print_ISBN :
978-1-4244-7842-2
Type :
conf
DOI :
10.1109/FPL.2010.84
Filename :
5694284
Link To Document :
بازگشت