DocumentCode :
2215156
Title :
Hierarchical and Multiple-Clock Domain High-Level Synthesis for Low-Power Design on FPGA
Author :
Lhairech-Lebreton, Ghizlane ; Coussy, Philippe ; Martin, Eric
Author_Institution :
ILab-STICC, Univ. de Bretagne-Sud, Lorient, France
fYear :
2010
fDate :
Aug. 31 2010-Sept. 2 2010
Firstpage :
464
Lastpage :
468
Abstract :
Power optimization has become one of the most challenging design objectives of modern digital systems. Although FPGAs are more and more used, they are however still considered as power inefficient compared to standard-cell or full-custom technologies. New dedicated design approaches are thus needed to reduce this gap. In this paper, we address low-power design on FPGA through a dedicated High-Level Synthesis (HLS) flow. The proposed approach allows to slow down the clock frequency in parts of the design, decrease the complexity of the clock-network, reduce the number of long wires and perform clock-gating. The design flow has been fully implemented and allows to automatically synthesize hierarchical and synchronous multiple-clock domain architectures. The power consumption of the architectures we generate has been investigated and compared with state-of-the-art synthesis approaches. The experiments have been realized by using a Xilinx Virtex-5 device and the power measurement results show the interest of the proposed approach.
Keywords :
application specific integrated circuits; computer architecture; field programmable gate arrays; integrated circuit design; low-power electronics; power aware computing; power consumption; synchronisation; FPGA; Xilinx Virtex-5 device; clock frequency; clock-gating; clock-network; hierarchical multiple-clock domain architectures; high-level synthesis flow; low-power design; modern digital systems; power measurement; power optimization; synchronous multiple-clock domain architectures; wires; FPGA; hardware design; hierarchy; high-level synthesis; low power; multiple-clock domain;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
Conference_Location :
Milano
ISSN :
1946-1488
Print_ISBN :
978-1-4244-7842-2
Type :
conf
DOI :
10.1109/FPL.2010.94
Filename :
5694295
Link To Document :
بازگشت