DocumentCode :
2215220
Title :
Fast and accurate delay estimation for use in timing driven layout for FPGAs with segmented channels
Author :
Kaptanoglu, Sinan
Author_Institution :
Actel Corp., Sunnyvale, CA, USA
fYear :
1996
fDate :
5-8 May 1996
Firstpage :
341
Lastpage :
344
Abstract :
Timing delays for FPGAs with segmented channels can be accurately estimated by most SPICE-like circuit simulators. Such simulators however, are too slow to be of any use inside an iterative automatic timing driven layout (ATDL) engine, which may repeat the computations millions of times. Other methods such as half-perimeter approximation are very easy and fast to compute, but accuracy is very poor for these kinds of FPGAs. The method published by Chew and Lien [1994] overcomes these problems; however, it introduces a very large number of fitted parameters, and its accuracy decreases for more complicated topologies. We present a method similar to Chew and Lien´s, but with better accuracy and far fewer coefficients. This is achieved by taking advantage of the symmetry of the problem under the permutation group SN of N objects
Keywords :
circuit layout CAD; field programmable gate arrays; integrated circuit layout; iterative methods; logic CAD; network routing; timing; FPGAs; delay estimation; iterative automatic timing driven layout; permutation group; problem symmetry; segmented channels; timing driven layout; Circuit simulation; Computational modeling; Delay estimation; Field programmable gate arrays; Logic; Routing; Software design; Timing; Tin; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1996., Proceedings of the IEEE 1996
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-3117-6
Type :
conf
DOI :
10.1109/CICC.1996.510571
Filename :
510571
Link To Document :
بازگشت