DocumentCode :
2216169
Title :
Efficient area minimization for dynamic CMOS circuits
Author :
Basaran, Bulent ; Rutenbar, Rob A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
1996
fDate :
5-8 May 1996
Firstpage :
505
Lastpage :
508
Abstract :
We present a new transistor ordering technique for the layout of dynamic CMOS leaf-cells which minimizes the cell area. The technique employs an Eulerian trail formulation which guarantees that the result is always of minimum width, i.e., the total diffusion area is optimum. A novel iterative improvement strategy minimizes the cell height as defined by the number of wiring tracks required to connect source and drain terminals. We were able to find a transistor ordering with the theoretical optimum area for many industrial circuits and standard test cases from the literature
Keywords :
CMOS logic circuits; application specific integrated circuits; cellular arrays; circuit layout CAD; circuit optimisation; integrated circuit layout; iterative methods; logic CAD; wiring; ASIC; CMOS leaf-cells; Eulerian trail formulation; IC layout; area minimization; cell area; cell height; diffusion area; dynamic CMOS circuits; iterative improvement strategy; minimum width; optimum area; transistor ordering technique; wiring tracks; CMOS logic circuits; Circuit testing; MOSFET circuits; Minimization; Routing; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1996., Proceedings of the IEEE 1996
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-3117-6
Type :
conf
DOI :
10.1109/CICC.1996.510607
Filename :
510607
Link To Document :
بازگشت