DocumentCode :
2217260
Title :
Feasibility study and on-chip antenna for fully integrated μRFID tag at 60 GHz in 65 nm CMOS SOI
Author :
Fonte, A. ; Saponara, S. ; Pinto, G. ; Neri, B.
Author_Institution :
Dipt. di Ing. dell´´Inf., Univ. di Pisa, Pisa, Italy
fYear :
2011
fDate :
15-16 Sept. 2011
Firstpage :
457
Lastpage :
462
Abstract :
This paper reports the feasibility study of a novel passive tag for μRFID applications in the worldwide available free 60-GHz band. The feasibility analysis indicates that a passive fully-integrated μRFID tag, with on-chip antenna, can be realized in 65-nm SOI CMOS technology at 60 GHz with an operating range of about 20 cm. The 65-nm SOI CMOS technology represents a good candidate due to its better performance in terms of low-losses, low-power consumption and lower leakage current if compared with standard bulk process. The proposed circuit does not require complex package or bonding, thanks to the on-chip antenna, and it does not need battery. The low-cost technology and low-weight and low-area occupation are important features of this μRFID, especially if produced in large scale for the mass-market. Since the design of integrated antennas in silicon technology is one of the main challenge, especially for this proposal, two 60-GHz antennas have been designed by means of 3D-EM simulator: a CPW double-slot antenna and a CPS dipole one. The simulation results show a gain of 4.44 dBi and 3.23 dBi for the proposed double slot and dipole on-chip antennas, respectively.
Keywords :
CMOS integrated circuits; coplanar waveguides; millimetre wave antennas; radiofrequency identification; silicon-on-insulator; slot antennas; 3D-EM simulator; CMOS SOI; CPS dipole one; CPW double-slot antenna; feasibility study; frequency 60 GHz; fully integrated μRFID tag; low-power consumption; lower leakage current; on-chip antenna; silicon technology; size 65 nm; standard bulk process; Antenna radiation patterns; CMOS integrated circuits; Coplanar waveguides; Dipole antennas; Gain; Substrates; 60-GHz; 65nm CMOS SOI (Silicon on Insulator); CoPlanar Strip (CPS); CoPlanar Waveguide (CPW); Onchip integrated antenna; Radio Frequency IDentification (RFID);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
RFID-Technologies and Applications (RFID-TA), 2011 IEEE International Conference on
Conference_Location :
Sitges
Print_ISBN :
978-1-4577-0028-6
Type :
conf
DOI :
10.1109/RFID-TA.2011.6068678
Filename :
6068678
Link To Document :
بازگشت