DocumentCode :
2218170
Title :
Suppression of the corner effects in a 22 nm hybrid Tri-Gate/planar process
Author :
Baldauf, T. ; Wei, A. ; Herrmann, T. ; Flachowsky, S. ; Illgen, R. ; Höntschel, J. ; Horstmann, M. ; Klix, W. ; Stenzel, R.
Author_Institution :
Dept. of Electr. Eng., Univ. of Appl. Sci. Dresden, Dresden, Germany
fYear :
2011
fDate :
27-28 Sept. 2011
Firstpage :
1
Lastpage :
4
Abstract :
A hybrid Tri-Gate/planar process was investigated by 3-D process and device simulations. Electrostatics of a Tri-Gate and a planar transistor sharing the same well, halo, and S/D have been compared. The suppression of the Tri-Gate corner effect was studied by corner implantation and additional corner rounding after Tri-Gate fin formation. Corner implantation is useful for retargeting Tri-Gate threshold voltage independent of shared planar implantation settings. Corner rounding allows a reduction of electric field overlap, suppressing corner leakage path and improve ION-IOFF performance.
Keywords :
MOSFET; electric fields; 3D process; device simulations; electric field overlap; electrostatics; hybrid tri-gate/planar process; planar transistor; suppression; Electric fields; Electrostatics; Logic gates; MOS devices; Metals; Threshold voltage; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference Dresden (SCD), 2011
Conference_Location :
Dresden
Print_ISBN :
978-1-4577-0431-4
Type :
conf
DOI :
10.1109/SCD.2011.6068714
Filename :
6068714
Link To Document :
بازگشت