DocumentCode :
2219147
Title :
Optimization of analog IC test structures
Author :
Felt, Eric ; Sangiovanni-Vincentelli, Alberto
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1996
fDate :
28 Apr-1 May 1996
Firstpage :
48
Lastpage :
53
Abstract :
A methodology for designing optimal analog integrated circuit test structures is presented. An optimal test structure is a circuit which allows one to characterize a specified set of circuit parameters as accurately as possible in the presence of measurement noise and other potential errors. The methodology is based upon recently developed statistical techniques for optimal design of experiments; these techniques allow analog systems to be characterized as accurately and efficiently as possible, thereby reducing cost and/or increasing accuracy. The usefulness of the methodology is illustrated with a fabricated circuit. The most interesting result is that relatively complex circuits are frequently more efficient than commonly used simple circuits
Keywords :
analogue integrated circuits; circuit optimisation; design of experiments; integrated circuit measurement; integrated circuit noise; integrated circuit testing; network parameters; statistical analysis; accuracy; analog IC test structures; circuit parameters; design of experiments; measurement noise; statistical techniques; Analog computers; Analog integrated circuits; Circuit noise; Circuit testing; Current measurement; Design methodology; Integrated circuit testing; Noise measurement; Performance evaluation; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1996., Proceedings of 14th
Conference_Location :
Princeton, NJ
ISSN :
1093-0167
Print_ISBN :
0-8186-7304-4
Type :
conf
DOI :
10.1109/VTEST.1996.510834
Filename :
510834
Link To Document :
بازگشت