DocumentCode :
2219390
Title :
Direct fabrication of multi-tier structures in dielectric materials for dual damascene processing
Author :
He, Jian ; Richter, K. ; Jahn, A. ; Bartha, J.W. ; Howitz, S.
Author_Institution :
Inst. of Semicond. & Microsyst. Technol., Tech. Univ. Dresden, Dresden, Germany
fYear :
2011
fDate :
27-28 Sept. 2011
Firstpage :
1
Lastpage :
5
Abstract :
In the back end of line (BEOL) processing of advanced microprocessors several levels (ten or more) of wiring and associated via (interconnects) are required. Through these wiring-via levels signal and power can be carried throughout the chip and to the chip carrier. The semiconductor industry uses the dual damascene approach to fabricate a wiring- and a via-level simultaneously. However, the dual damascene processing requires more than twenty process steps for one wiring-via level. For an advanced microprocessor with more than ten wiring-via levels the step count for interconnects exceeds that for front end processing. Currently, the dual damascene processing is becoming the most time-consuming step in the processing sequence and affects the throughput of the semiconductor industry essentially. In this work we present a novel approach to fabricate a multi-tier structure for dual damascene processing based on UV nanoimprint lithography (UV-NIL). By using a soft polymer (PDMS) template with multi-tier patterns, a dual damascene structure for one wiring level and one via level can be directly imprinted in a functional dielectric material simultaneously. This UV-NIL based dual damascene processing reduces the total process steps drastically. The possibility of UV-NIL for dual damascene processing and imprintable dielectric materials as interlayer dielectric (ILD) will be discussed.
Keywords :
dielectric materials; nanolithography; polymers; ultraviolet lithography; wiring; BEOL processing; UV nanoimprint lithography; UV-NIL based dual damascene processing; advanced microprocessors; back end of line processing; dual damascene processing; dual damascene structure; front end processing; functional dielectric material; interlayer dielectric; multitier patterns; multitier structure direct fabrication; one wiring level; semiconductor industry; soft polymer template; wiring-via level signal; Dielectric materials; Fabrication; Nanolithography; Polymers; Resists; Silicon; UV nanoimprint lithography; dual damascene; imprintable dielectric material; multi-tier template;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference Dresden (SCD), 2011
Conference_Location :
Dresden
Print_ISBN :
978-1-4577-0431-4
Type :
conf
DOI :
10.1109/SCD.2011.6068757
Filename :
6068757
Link To Document :
بازگشت