DocumentCode :
2219860
Title :
Procedures for identifying untestable and redundant transition faults in synchronous sequential circuits
Author :
Chen, Gang ; Reddy, Sudhakar M. ; Pomeranz, Irith
Author_Institution :
Dept. of ECE, Iowa Univ., Iowa City, IA, USA
fYear :
2003
fDate :
13-15 Oct. 2003
Firstpage :
36
Lastpage :
41
Abstract :
Due to their simplicity transition faults are often used as targets for test generation to detect delay defects. However, one concern documented in the literature is that of overtesting. One of the reasons for overtesting is that DFT approaches, such as scan, change sequentially untestable faults into testable faults. One approach to reducing overtesting is to identify sequentially untestable and redundant faults and not target them during test generation for the circuit with scan. Another application of identifying untestable transition faults is its use in logic optimization. We investigate efficient procedures to identify untestable and redundant transition faults in nonscan synchronous sequential circuits. Experimental results for ISCAS-89 benchmark circuits are presented.
Keywords :
combinational circuits; fault diagnosis; logic arrays; sequential circuits; benchmark circuit; combinational circuits; fault diagnosis; logic arrays; logic optimization; redundant transition fault; synchronous sequential circuit; test generation; untestable transition fault; Benchmark testing; Circuit faults; Circuit testing; Delay; Electrical fault detection; Fault detection; Fault diagnosis; Logic; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2003. Proceedings. 21st International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2025-1
Type :
conf
DOI :
10.1109/ICCD.2003.1240870
Filename :
1240870
Link To Document :
بازگشت