DocumentCode :
2220086
Title :
On minimizing the number of test points needed to achieve complete robust path delay fault testability
Author :
Uppaluri, P. ; Sparmann, Uwe ; Pomeranz, Irith
Author_Institution :
Avant Corp., Research Triangle Park, NC, USA
fYear :
1996
fDate :
28 Apr-1 May 1996
Firstpage :
288
Lastpage :
295
Abstract :
Recently, Pomeranz and Reddy (1994), presented a test point insertion method to improve path delay fault testability in large combinational circuits. A test application scheme was developed that allows test points to be utilized as primary inputs and primary outputs during testing. The placement of test points was guided by the number of paths and was aimed at reducing this number. Indirectly, this approach achieved complete robust path delay fault testability in very low computation times. In this paper, we use their test application scheme, however, we use more exact measures for guiding test point insertion like test generation and RD fault identification. Thus, we reduce the number of test points needed to achieve complete testability by ensuring that test points are inserted only on paths associated with path delay faults that are necessary to be tested and that are not robustly testable. Experimental results show that an average reduction of about 70% in the number of test points over the approach of Pomeranz and Reddy can be obtained
Keywords :
combinational circuits; delays; fault diagnosis; logic testing; RD fault identification; combinational circuit; robust path delay fault testability; test generation; test point insertion; Circuit faults; Circuit synthesis; Circuit testing; Computer science; Fault diagnosis; Logic circuits; Logic testing; Propagation delay; Robustness; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1996., Proceedings of 14th
Conference_Location :
Princeton, NJ
ISSN :
1093-0167
Print_ISBN :
0-8186-7304-4
Type :
conf
DOI :
10.1109/VTEST.1996.510870
Filename :
510870
Link To Document :
بازگشت