DocumentCode :
2220468
Title :
State boundedness of a discrete-time single-bit sigma-delta analog-to-digital converter
Author :
Yan, Wenguang
Author_Institution :
Dept. of Electr. & Comput. Eng., Ohio State Univ., Columbus, OH
fYear :
2008
fDate :
8-10 June 2008
Firstpage :
79
Lastpage :
83
Abstract :
This paper focuses on the state boundedness issue of a single-bit sigma-delta analog-to-digital converter from circuit designerspsila point of view. A discrete-time model has been studied. A design procedure which guarantees the state boundedness under given input magnitude and complying with given design specification is provided. In addition, an estimation of state bound is given. Although noise shaping is not the focus of this paper, the proposed design procedure gives circuit designers plenty of freedom to improve signal to noise ratio of the converter by using different loop filters and digital-to-analog converters, without sacrificing the desired state boundedness.
Keywords :
discrete time systems; sigma-delta modulation; digital-to-analog converters; discrete time model; loop filters; noise shaping; signal to noise ratio; single-bit sigma-delta analog-to-digital converter; state boundedness; Analog-digital conversion; Circuits; Delta-sigma modulation; Digital filters; Digital-analog conversion; Feedback loop; Noise shaping; Signal design; Signal to noise ratio; Stability analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Variable Structure Systems, 2008. VSS '08. International Workshop on
Conference_Location :
Antalya
Print_ISBN :
978-1-4244-2199-2
Electronic_ISBN :
978-1-4244-2200-5
Type :
conf
DOI :
10.1109/VSS.2008.4570686
Filename :
4570686
Link To Document :
بازگشت