DocumentCode :
2220630
Title :
An approach for testing programmable/configurable field programmable gate arrays
Author :
Huang, W.-K. ; Lombardi, F.
fYear :
1996
fDate :
28 Apr-1 May 1996
Firstpage :
450
Lastpage :
455
Abstract :
This paper presents a new general technique for testing field programmable gate arrays (FPGAs) by fully exploiting their programmable and configurable characteristics. A hybrid fault model is introduced based on a physical and behavioral characterization; this permits the detection of a single fault, as either a stuck-at or a functional fault. A general approach which regards testing as can application for the reconfigurable FPGA, is then proposed. It is shown that different arrangements of disjoint one-dimensional arrays with unilateral horizontal connections and common vertical input lines provide a very good solution. A further feature that is considered for array testing, is the relation between the configuration of the logic blocks and the number of I/O pins in the chip. As an example, the proposed approach is applied for testing the Xilinz 4000 family of FPGAs
Keywords :
VLSI; field programmable gate arrays; integrated circuit testing; logic testing; FPGA testing; array testing; behavioral characterization; common vertical input lines; disjoint one-dimensional arrays; field programmable gate arrays; functional fault; hybrid fault model; logic blocks; single fault detection; stuck-at fault; unilateral horizontal connections; Circuit faults; Circuit testing; Decoding; Fault detection; Field programmable gate arrays; Logic arrays; Logic devices; Logic testing; Sequential analysis; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1996., Proceedings of 14th
Conference_Location :
Princeton, NJ
ISSN :
1093-0167
Print_ISBN :
0-8186-7304-4
Type :
conf
DOI :
10.1109/VTEST.1996.510892
Filename :
510892
Link To Document :
بازگشت