DocumentCode :
2220666
Title :
Optimal inductance for on-chip RLC interconnections
Author :
Das, Shidhartha ; Agarwal, Kanak ; Blaauw, David ; Sylvester, Dennis
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
fYear :
2003
fDate :
13-15 Oct. 2003
Firstpage :
264
Lastpage :
267
Abstract :
We propose the concept of an optimal inductance value that can substantially reduce delay of global RLC signals while maintaining good signal integrity (low ringing/overshoot). We exploit the fact that inductance results in faster transition times to improve delay of buffers in global signal lines. We observe that voltage overshoot, slew rate, and total line delay all show strong inflection points at the same value of inductance. At this optimal value of inductance significant improvements in signal transition time, and hence in overall signal delay, are obtained with negligible ringing. We propose adjusting the power grid to achieve this optimal inductance. Results show that the delay of a I cm line with 9 inserted repeaters can be reduced by 8-12% with acceptable ringing by operating at the optimal inductance point.
Keywords :
RC circuits; RLC circuits; buffer circuits; delays; inductance; logic gates; repeaters; on-chip RLC interconnection; optimal inductance; signal delay; voltage overshoot; Clocks; Delay effects; Delay lines; Inductance; Inverters; MOS devices; Power grids; Propagation delay; Repeaters; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2003. Proceedings. 21st International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2025-1
Type :
conf
DOI :
10.1109/ICCD.2003.1240905
Filename :
1240905
Link To Document :
بازگشت