DocumentCode :
2220732
Title :
A simple yet effective merging scheme for prescribed-skew clock routing
Author :
Chaturvedi, Rishi ; Hu, Jiang
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
fYear :
2003
fDate :
13-15 Oct. 2003
Firstpage :
282
Lastpage :
287
Abstract :
In order to achieve multi-GHz operation frequency for VLSI design, clock networks need to be designed in a very elaborated manner and be able to deliver prescribed useful skews rather than merely zero-skew. Although traditional zero-skew clock muting methods can be extended directly to prescribed skews, they tend to result in excessive wirelength as the differences among delay-targets for clock sinks are neglected. In this paper, we propose the maximum delay-target and minimum merging-cost merging scheme for prescribed-skew clock routing. This scheme is simple yet surprisingly effective on wirelength reduction. Experimental results on benchmark circuits show that our merging scheme yields 53%-61% wirelength reduction compared to traditional clock routing methods.
Keywords :
VLSI; clocks; delay circuits; VLSI design; clock network; delay-target scheme; minimum merging-cost merging scheme; prescribed-skew clock routing; zero-skew clock muting method; Clocks; Decision making; Delay; Frequency; Integrated circuit interconnections; Merging; Power system interconnection; Routing; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2003. Proceedings. 21st International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2025-1
Type :
conf
DOI :
10.1109/ICCD.2003.1240908
Filename :
1240908
Link To Document :
بازگشت