DocumentCode :
2221191
Title :
Static test compaction for multiple full-scan circuits
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2003
fDate :
13-15 Oct. 2003
Firstpage :
393
Lastpage :
396
Abstract :
Current design methodologies and methodologies for reducing test data volume and test application time for full-scan circuits allow testing of multiple circuits (or subcircuits of the same circuit) simultaneously using the same test data. We describe a static compaction procedure that accepts test sets generated independently for multiple full-scan circuits, and produces a compact test set that detects all the faults detected by the individual test sets. The resulting test set can be used for testing the circuits simultaneously using the same test data. This procedure provides an alternative to test generation procedures that perform test generation for complex circuits made up of multiple circuits. Such procedures also reduce the amount of test data and test application time required for testing all the circuits by testing them simultaneously using the same test data. However, they require consideration of a more complex circuit.
Keywords :
data compression; fault diagnosis; logic circuits; logic testing; complex circuit; multiple full-scan circuit; static compaction procedure; static test compaction; test application time; test data volume reduction; Application software; Circuit faults; Circuit testing; Cities and towns; Compaction; Design methodology; Electrical fault detection; Fault detection; Integrated circuit interconnections; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2003. Proceedings. 21st International Conference on
ISSN :
1063-6404
Print_ISBN :
0-7695-2025-1
Type :
conf
DOI :
10.1109/ICCD.2003.1240926
Filename :
1240926
Link To Document :
بازگشت