Title :
High performance bipolar MSI standard logic using standard cells
Author :
Jansson, Lars ; Chapin, Jay ; Mougharbel, Abed
Author_Institution :
Nat. Semicond., South Portland, ME, USA
Abstract :
A 9-bit bidirectional latchable transceiver with parity generate and check is discussed. The circuit was designed and constructed using innovative design techniques, bipolar standard cells on a mature process and a generic place-and-route tool. The requirements were to have a single V/sub CC/ and ground and to meet high performance objectives and package limitations. The design was implemented using a combination of TTL I/O cells and ECL internal circuitry. With the exception of layout verification, the tools used were generic. The circuit innovations are examined, and the output buffer and translation, input buffer, and routing tool are discussed. The methodology and innovations used can be applied to other MSI applications.<>
Keywords :
bipolar integrated circuits; cellular arrays; circuit layout CAD; flip-flops; integrated logic circuits; logic CAD; 9-bit bidirectional latchable transceiver; ECL internal circuitry; ECL-TTL translation; TTL I/O cells; bipolar MSI standard logic; bipolar standard cells; circuit innovations; generic place-and-route tool; high performance objectives; innovative design techniques; input buffer; layout verification; mature process; output buffer; package limitations; parity generate and check; routing tool; single V/sub CC/; standard cells; Circuit synthesis; Libraries; Logic; Master-slave; Standards development; Tail; Technological innovation; Temperature; Transceivers;
Conference_Titel :
Bipolar Circuits and Technology Meeting, 1989., Proceedings of the 1989
Conference_Location :
Minneapolis, MN, USA
DOI :
10.1109/BIPOL.1989.69497