DocumentCode :
2222420
Title :
Resource Sharing in Custom Instruction Set Extensions
Author :
Zuluaga, Marcela ; Topham, Nigel
Author_Institution :
Sch. of Inf., Univ. of Edinburgh, Edinburgh
fYear :
2008
fDate :
8-9 June 2008
Firstpage :
7
Lastpage :
13
Abstract :
Customised processor performance generally increases as additional custom instructions are added. However, performance is not the only metric that modern systems must take into account; die area and energy efficiency are equally important. Resource sharing during synthesis of instruction set extensions (ISEs) can reduce significantly the die area and energy consumption of a customised processor. This may increase the number of custom instructions that can be synthesized with a given area budget. Resource sharing involves combining the graph representations of two or more ISEs which contain a similar sub-graph. This coupling of multiple sub-graphs, if performed naively, can increase the latency of the extension instructions considerably. And yet, as we show in this paper, an appropriate level of resource sharing provides a significantly simpler design with only modest increases in average latency for extension instructions. Based on existing resource-sharing techniques, this study presents a new heuristic that controls the degree of resource sharing between a given set of custom instructions. Our main contributions are the introduction of a parametric method for exploring the trade-offs that can be achieved between instruction latency and implementation complexity, and the coupling of design-space exploration with fast area-delay models for the operators comprising each ISE. We present experimental evidence that our heuristic exposes a broad range of design points, allowing advantageous trade-offs between die area and latency to be found and exploited.
Keywords :
instruction sets; microprocessor chips; resource allocation; area-delay model; custom instruction set extensions; customised processor performance; design-space exploration; graph representation; instruction latency; resource sharing; Application specific integrated circuits; Application specific processors; Computer aided instruction; Computer architecture; Costs; Delay; Energy efficiency; Field programmable gate arrays; Informatics; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Processors, 2008. SASP 2008. Symposium on
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-4244-2333-0
Electronic_ISBN :
978-1-4244-2334-7
Type :
conf
DOI :
10.1109/SASP.2008.4570779
Filename :
4570779
Link To Document :
بازگشت