DocumentCode :
2223839
Title :
Verifying sequential behavior with model checking
Author :
Biere, Armin
Author_Institution :
Comput. Syst. Inst., Eidgenossische Tech. Hochschule, Zurich, Switzerland
fYear :
2001
fDate :
2001
Firstpage :
29
Lastpage :
32
Abstract :
The design of state-of-the-art digital circuits often involves interacting state machines with very complex control flow. As consequence functional verification of sequential designs is becoming a major bottleneck in the design process. Model checking techniques, the topic of this tutorial, promise to speed up verification time by checking high level temporal properties. Model checking is best used in early design phases where it may help to catch fundamental design flaws and errors as early as possible
Keywords :
formal verification; high level synthesis; sequential circuits; temporal logic; control flow; digital circuit; functional verification; high-level temporal properties; model checking; sequential design; state machine; Boolean functions; Cellular phones; Consumer products; Control systems; Costs; Digital circuits; Digital systems; Industrial training; Process design; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2001. Proceedings. 4th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6677-8
Type :
conf
DOI :
10.1109/ICASIC.2001.982490
Filename :
982490
Link To Document :
بازگشت