DocumentCode :
2223942
Title :
A bit-serial architecture for H.264/AVC interframe decoding
Author :
Garstecki, Pawel ; Luczak, Adam ; Zernicki, Tomasz
Author_Institution :
Div. of Multimedia Telecommun. & Radioelectron., Poznan Univ. of Technol., Poznan, Poland
fYear :
2006
fDate :
4-8 Sept. 2006
Firstpage :
1
Lastpage :
5
Abstract :
The H.264/AVC is the most recent standard of video compression. In this paper, an original and efficient architecture of inter prediction block in an H.264/AVC decoder is presented. It is shown that the bit-serial arithmetic can be successfully used for interpolation filter implementation and the resulting architecture is fully pipelined. The inter prediction module was implemented in Verilog HDL and synthesized and then tested on Xilinx Virtex IV family devices. The simulation results indicate that the proposed bit-serial architecture of interpolation filter is very efficient and clock frequency close to the image sampling frequency is enough to perform image reconstruction.
Keywords :
block codes; data compression; decoding; image filtering; interpolation; video codecs; video coding; Verilog HDL; Xilinx Virtex IV family devices; bit-serial architecture; bit-serial arithmetic; clock frequency; image frequency sampling; image reconstruction; inter prediction block; inter prediction module; interframe decoding; interpolation filter implementation; video compression; Abstracts; Clocks; Decoding; Digital signal processing; Information filters; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2006 14th European
Conference_Location :
Florence
ISSN :
2219-5491
Type :
conf
Filename :
7071579
Link To Document :
بازگشت