Title :
Standard CMOS voltage multipliers architectures for UHF RFID applications : study and implementation
Author :
Bergeret, Emmanuel ; Gaubert, Jean ; Pannier, Philippe
Author_Institution :
Ecole Polytech. Univ. de Marseille, Marseille
Abstract :
An analysis of RFID multipliers architectures is presented. An analytic model of classical Mosfet multiplier is given, which permits to determine the main design parameters of this kind of circuit and their impacts on efficiency. Thanks to this study a new architecture is proposed in order to increase efficiency. The two multipliers are designed and implemented in the same standard 0.18 mum CMOS process. Measurements have been done and show functionality of the multipliers and improvement between the architectures.
Keywords :
CMOS integrated circuits; radiofrequency identification; voltage multipliers; RFID multiplier architectures; UHF RFID; classical MOSFET multiplier; radiofrequency identification; size 18 mum; standard CMOS voltage multipliers; CMOS process; Costs; Impedance; Radio frequency; Radiofrequency identification; Receiving antennas; Schottky diodes; Transmitting antennas; USA Councils; Voltage;
Conference_Titel :
RFID, 2007. IEEE International Conference on
Conference_Location :
Grapevine, TX
Print_ISBN :
1-4244-1013-4
Electronic_ISBN :
1-4244-1013-4
DOI :
10.1109/RFID.2007.346158