DocumentCode :
2225162
Title :
Timing qualification of a 0.25-μm CMOS ASIC library using BSIM3 FET models
Author :
Coops, Daniel ; Watts, Josef ; Windisch, Charles, Jr.
Author_Institution :
Microelectron. Div., IBM Corp., Essex Junction, VT, USA
fYear :
1998
fDate :
11-14 May 1998
Firstpage :
317
Lastpage :
320
Abstract :
Extensive circuit-level model-to-hardware correlation using BSIM3 FET models is shown for the first time. We demonstrate that the models are capable of achieving error percentages in single digits across a wide range of circuit types and environmental conditions on devices with 0.18-μm nominal Leff in a 0.25-μm generation CMOS technology. Further, we verify the model can accurately simulate hardware which has intentionally varied Leff and Vt for the purpose of simulating long term process variation. Additionally, a unique statistical analysis technique for determining model error contributors is presented. Finally, a rigorous new methodology for the timing qualification of an ASIC library is described
Keywords :
CMOS digital integrated circuits; application specific integrated circuits; circuit simulation; 0.25 mum; ASIC library; BSIM3 FET models; CMOS ASIC library; long term process variation; model error contributors; model-to-hardware correlation; statistical analysis; Application specific integrated circuits; CMOS technology; Circuit simulation; FETs; Hardware; Libraries; Qualifications; Semiconductor device modeling; Statistical analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1998. Proceedings of the IEEE 1998
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-4292-5
Type :
conf
DOI :
10.1109/CICC.1998.694990
Filename :
694990
Link To Document :
بازگشت