DocumentCode :
2226427
Title :
NanoCMOS devices at the end and beyond the roadmap
Author :
Deleonibus, S. ; De Salvo, B. ; Clavelier, L. ; Ernst, T. ; Faynot, O. ; Poiroux, T. ; Vinet, M.
Author_Institution :
CEA-LETI/ NANOTEC, CEA-Grenoble, Grenoble
fYear :
2006
fDate :
Jan. 30 2006-Feb. 1 2006
Firstpage :
13
Lastpage :
33
Abstract :
Innovations in electronics history have been possible because of the strong association of devices and materials research. The demand for low voltage, low power and high performance are the great challenges for engineering of sub 50 nm gate length CMOS devices. Functional CMOS devices in the range of 5 nm channel length have been demonstrated. The alternative architectures allowing to increase devices drivability and reduce power are reviewed through the issues to address in gate/channel and substrate, gate dielectric as well as source and drain engineering. HiK gate dielectric and metal gate are among the most strategic options to consider for power consumption and low supply voltage management. It will be very difficult to compete with CMOS logic because of the low series resistance required to obtain high performance. By introducing new materials (Ge, diamond/graphite carbon, HiK,...), Si based CMOS will be scaled beyond the ITRS as the future system-on-chip Platform integrating new disruptive devices. The association of C-diamond with HiK as a combination for new functionalized Buried Insulators, for example, wi ll bring new ways of improving short channel effects and suppress self-heating. That will allow new optimization of Ion-Ioff trade offs. The control of low power dissipation and short channel effects together with high performance w ll be the major challenges in the future.
Keywords :
CMOS logic circuits; nanoelectronics; power consumption; system-on-chip; CMOS logic; gate dielectric; metal gate; nanoCMOS devices; nanoelectronics; power consumption; size 5 nm; system-on-chip platform; Dielectric devices; Dielectric substrates; Energy consumption; Energy management; History; Low voltage; Nanoscale devices; Power engineering and energy; Power system management; Technological innovation; CMOS; architecture; devices; nanoelectronics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nano CMOS, 2006 International Workshop on
Conference_Location :
Mishima
Print_ISBN :
978-1-4244-0603-6
Type :
conf
DOI :
10.1109/IWNC.2006.4570973
Filename :
4570973
Link To Document :
بازگشت